## CE/CZ1005 - Digital Logic

#### Question 1

1)

- a) 0x810 = 1000 0001 0000 1100
  - i) Unsigned = 33036
  - ii) Sign-magnitude = -268
  - iii) Two's complement = -32500
- b) 128 < 150 < 255 = 8 bits for integer part</li>
   0.0625 < 0.1 < 0.125 = 4 bits for fraction part</li>
   Minimum number of bits store each value = 12 bits

d)

0100 1001

+ 1011 0110

-----

1111 1111 - no overflow

0xF3 = 1111 001

 $0x7A = 011\ 1010$ 

2's complement of 0x7A = 1000 0110

1111 0011

+ 1000 0110

10111 1001

overflow

- ii) Arithmetic overflow occurs when an arithmetic operation between two N-bit operands produces a result that cannot be sufficiently represented by N bits. Rule to detect overflow in 2's complement addition:
  - No overflow occurs if the two operands have opposite signs.
  - Overflow is detected when operands have the same signs, but the sum has an opposite sign.

For subtraction, no overflow occurs if the operands have the same signs.

### Question 2

2)

a)

i)



ii) The purpose of input E\* is to enable or disable the circuit. When the E\* is asserted, i.e. E\* is active low, the circuit is enabled, and the outputs are allowed to change in response to changes in the inputs. When the E\* is negated, i.e. E\* is active high, the circuit is disabled and the outputs are not allowed to change.

| b)  |    | c,d |     |      |    |  |
|-----|----|-----|-----|------|----|--|
|     |    | 00  | 01  | _11_ | 10 |  |
| a,b | 00 | 1   | _ 1 | 0    | 1  |  |
|     | 01 | 1   | 0   | X    | 0  |  |
|     | 11 | 1   | 1   | 1    |    |  |
|     | 10 | Χ   | 1   | 0    | X  |  |

$$F(a,b,c,d) = (a +b' + d') (a +c' +d') (b' + c' +d) (a' + b +c')$$

c)

- i) Tristate. Two or more outputs can be connected together. However, at any time only one (or no) output should be enabled. Otherwise, it can lead to bus contention and damage the devices.
- ii) When the inputs of all four logic gates are logical high, namely OR fate, NOT gate, NAND gate and XOR gate, the output is logical high. When any inputs of these four logic gates are logical low, the output is logical low.

iii) 
$$X = (A + B) (CD)' E' (FG' + F'G)$$

d)  $t_r$  – rise time from 10% of  $V_{DD}$  to 90% of  $V_{DD}$ 

 $t_{\text{f}}$  – fall time from 90% of  $V_{\text{DD}}$  to 10% of  $V_{\text{DD}}$ 

t<sub>PHL</sub> – propagation delay when output changes from high to low

t<sub>PLH</sub> – propagation delay when output changes from low to high

### Question 3

3)

a) False – Modules can contain code to describe hardware and instances of other modules

False – Regs can only be assigned to from within always blocks

True – For the statements in an always block, the order matters

True – A n input multiplexer requires a log₂(n) – bit select

True – A parameter is a constant that is local to a module

b)

i)



ii) assign 
$$F = ((\sim x \& \sim y \& z) | (x \& y \& \sim z))? 1: 0;$$

endcase

endmodule

### Question 4

4)

a) Level-sensitive D-latch -if enable is high, the input is passed through to the output, which is called transparent and if enable is low, the output is held

| E(Enable) | D (input) | Q (output) | Function    |
|-----------|-----------|------------|-------------|
| 0         | X         | Q          | Store       |
| 1         | 0         | 0          | Transparent |
| 1         | 1         | 1          | Transparent |

Edge-triggered D-flip-flop – at each clock rising edge each flip flop will take its D input and produce that value on its Q output.

| Clk (Clock) | D (Input) | Q (Output) | Function   |
|-------------|-----------|------------|------------|
| 0           | X         | Q          | Store      |
| 0 -> 1      | 0         | 0          | Take value |
| 0 -> 1      | 1         | 1          | Take value |
| 1           | X         | Q          | Store      |

timing diagram



i)



ii) The output Count = 000

```
iii) module counter (input CLK, RESET,
                      input In, output [2:0] Count);
           reg [2:0] nst = st;
           assign Count = st;
           always @ (posedge clk)
           begin
                if (RESET)
                     st <= 3'b000;
                else
                     st <= nst;
           end
           always @ *
           begin
                nst = st;
                case (st)
                      3'b000:
                      begin
                           if (In)
                             nst = 3'b001;
                           else
                                nst = 3'b010;
                      end
                      3'b001:
                      begin
                           if (In)
                                nst = 3'b011;
                           else
                                nst = 3'b010;
                      end
                      3'b010:
                      begin
                           if (In)
                                 nst = 3'b011;
                           else
                                nst = 3'b100;
                      end
                      3'b011:
                      begin
                           if (In)
                                 nst = 3'b101;
                           else
                                nst = 3'b100;
                      end
```

```
3'b100:
               begin
                    if (In)
                      nst = 3'b101;
                    else
                        nst = 3'b110;
               end
               3'b101:
               begin
                    if (In)
                        nst = 3'b111;
                    else
                     nst = 3'b110;
               end
               3'b110:
               begin
                    if (In)
                        nst = 3'111;
                    else
                        nst = 3'b110;
               end
               3'b010:
                  nst = 3'b011;
          endcase
     end
endmodule
```

# ==End of Answers==

Solver: Wu Ziang

Email Address ZWU018@e.ntu.edu.sg